Industry Job Opportunities
SAMSUNG: Senior Staff Engineer, DRAM
Position Type: Full-time
Job ID: 42246
Location: San Jose, CA, Hybrid, working onsite at headquarters 3 days a week, with the flexibility to work remotely the remainder of your time.
Advancing the World’s Technology Together
Our technology solutions power the tools you use every day--including smartphones, electric vehicles, hyperscale data centers, IoT devices, and so much more. Here, you’ll have an opportunity to be part of a global leader whose innovative designs are pushing the boundaries of what’s possible and powering the future. We believe innovation and growth are driven by an inclusive culture and a diverse workforce. We’re dedicated to empowering people to be their true selves. Together, we’re building a better tomorrow for our employees, customers, partners, and communities.
What You’ll Do
The DRAM Design Lab (DDL) is part of Samsung’s Memory Business Unit, the industry's technology and volume leader in DRAM, NAND Flash. DDL’s vision is to solve key problems in developing next-generation DRAM solutions, including High Bandwidth Memory (HBM). We are an integral part of Samsung’s strong R&D focus and lab innovation engine. We work closely with development teams to bring feature innovation to product roadmaps. Come join the team that is designing HBM product, developing DRAM architecture, co-working head office and managing customer in all stages of design. You’ll focus on enhancement of full chip sim check, DFT consultation, IDD / PDN / checking reliability by developing the architecture of DRAM and optimize it for mass production.
- Develop DRAM architecture and optimize floorplan for next generation DRAM
- Lead design specification, performance analysis and test plan etc.
- Technical interactions with internal and external customers
- Develop ROW, Column Bank architecture design and related test modes
- Develop methods to reduce DRAM power consumption
- Analyze electrical data from Si and validate new core design architecture performance
- Develop and implement a DFT architecture and methodology for the product
- Power delivery network floor planning and optimization
- Collaboratively design with cross-functional teams, such as product managers, engineers, and marketers, to ensure that designs align with the product vision and strategy
- Identify device requirements for the advanced memory product design
- Collaborate with process integration, quality assurance, product engineering and modeling group for DRAM design architecture and technology optimization
What You Bring
- Bachelors with 15+ years of relevant industry experience, or Masters with 13+ years or PhD with 10+ years in DRAM or related technical field preferred.
- Required knowledge, achievements, and skillsets in memory design.
- Proficient with design software and statistical analysis tools.
- Expertise in DRAM product development (DDRx, GDDRx, LPDDRx, HBMx, etc.)
- Strong experience in DRAM I/O interfaces and SERDES
- Proficiency in DRAM full chip functional verification
- Comprehensive understanding of ASIC design flow including RTL design, verification, logic synthesis and timing analysis
- Demonstrated track record of innovation and creativity in problem solving
- You’re inclusive, adapting your style to the situation and diverse global norms of our people.
- An avid learner, you approach challenges with curiosity and resilience, seeking data to help build understanding.
- You’re collaborative, building relationships, humbly offering support and openly welcoming approaches.
- Innovative and creative, you proactively explore new ideas and adapt quickly to change.
How to Apply
For more information about compensation and benefits, and to apply, see the job page.